Modifies the FPGA for a RedPitaya of PyRPL, so that the built in lock in amplifier can output a sinusoidally frequency modulated oscillation
-
Updated
Nov 20, 2019 - Verilog
Modifies the FPGA for a RedPitaya of PyRPL, so that the built in lock in amplifier can output a sinusoidally frequency modulated oscillation
Add a description, image, and links to the pyrpl topic page so that developers can more easily learn about it.
To associate your repository with the pyrpl topic, visit your repo's landing page and select "manage topics."